Explore projects
-
REHAD / Rehad-Orca
OtherModification of RISC-V softcore processor Orca.
REHAD: Using Low-Frequency Reconfigurable Hardware for Cache Side-Channel Attacks Detection. Run on ML605 evaluation board with UART 115200.
Updated -
MATANA Implementation on Chipyard (Rocket-Chip RISC-V Softcore processor) on ML605 board
Updated -
-
Updated
-
Gepetto / Articles
BSD 2-Clause "Simplified" LicenseUpdated -
Humanoid Path Planner / hpp-doc
BSD Zero Clause LicenseUpdated -
Generate ROM with attacks for Rehad-Orca.
For synthesis, place mem.hex in ip/idram/src/input. [Request GCC cross compiler (RV32IM).] For bitsteam, replace BRAM content of myorca.bit. [Request Xilinx ISE setup and liscence.]Updated -
Updated
-
Guilhem Saurel / hpp-template-corba
BSD 3-Clause "New" or "Revised" LicenseThis package is intended to ease construction of CORBA servers by templating actions that are common to all servers.
Updated -
Olivier Stasse / anf-2022-Transparents
BSD 3-Clause "New" or "Revised" LicenseUpdated -
Guilhem Saurel / hpp-doc
BSD Zero Clause LicenseUpdated -
Silvano Dal Zilio / FMTVChallenge2015
Creative Commons Zero v1.0 UniversalUpdated -
Updated
-
Florent Lamiraux / gerard-bauzil
BSD 2-Clause "Simplified" License3D model of the Gerard Bauzil experimental room.
Updated -
Updated
-
Resource-Constrained Scheduling Solver based on difference logic and clause learning
Updated -
ROC / Timothee Ly / DP-pycorels
GNU General Public License v3.0 onlyUpdated -